## **ECE 3040 Microelectronic Circuits** Exam 3 November 22, 2015 Dr. W. Alan Doolittle | Print your name clearly and largely: Solutions | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Instructions: DO NOT TAKE APART ANY PAGES OF THIS EXAM AND SHOW ALL WORK ON THE PROVIDED PAGES. Read all the problems carefully and thoroughly before you begin working. You are allowed to use 1 new sheet of notes (1 page front and back), your two note sheets from the previous exams as well as a calculator. There are 100 total points in this exam. Observe the point value of each problem and allocate your time accordingly. SHOW ALL WORK AND CIRCLE YOUR FINAL ANSWER WITH THE PROPER UNITS INDICATED. Write legibly. If I cannot read it, it will be considered a wrong answer. Do all work on the paper provided. Turn in all scratch paper, even if it did not lead to an answer. Report any and all ethics violations to the instructor. Good luck! | | | Sign your name on <u>ONE</u> of the two following cases: | | | I DID NOT observe any ethical violations during this exam: | | | Lobserved an ethical violation during this exam: | | ## First 24% Multiple Choice and True/False (Select the most correct answer) 1.) (6-points total) For each MOS Capacitor, Circle the correct capacitor bias mode and what corresponding MOSFET Bias mode(s) could result (A) Capacitor: Accumulation, Depletion, Inversion MOSFET Cutoff, Linear/triode, Saturation (B) Capacitor: Accumulation Depletion, Inversion MOSFET Cutoff, Linear/triode, Saturation (C) Capacitor: Accumulation, Depletion, Inversion MOSFET: Cutoff, Linear/triode, Saturation) - 2.) (3-points) True / False: A MOSFET amplifier should be biased into linear/Triode mode. - 3.) (3-points) True / False: When a MOSFET channel is "pinched-off" the transistor is biased into linear/Triode mode. - 4.) (3-points) True False: In the MOSFET transistor to the right, the voltage at the end of the channel (where the pinch off region begins) is always V<sub>DSAT</sub> 5.) (3-points True) False: For a typical foundry process where you do not have control of the oxide thickness, your primary method of increasing the current of a MOSFET is to increase the W/L ratio. - 6.) (3-points) (True) False: Modern MOSFETS sometimes use an oxide with a higher dielectric constant than SiO<sub>2</sub> has. - 7.) (3-points) True/False: Depletion mode MOSFETs cannot conduct drain current unless there is a gate voltage that creates the channel. 8.) (26-points) You work for a factory that needs to interface a chemical pH sensor with an analog to digital convertor (ADC) at a computer located ½ mile from the sensor. The sensor is connected to the ADC by a twisted pair wire. You must select an amplifier to use at the sensor and another one at the ADC. Using the sensor, twisted pair and ADC configurations below, select any two of amplifiers (A, B, C or D) from the 4 available below to insert in the two Amplifier boxes below which would result in the highest voltage signal at the ADC. $$\frac{(-0)}{\sqrt{5}} \frac{100 \text{ MD}}{\sqrt{5}} \frac{500 \text{ lin}}{\sqrt{500}} \frac{\sqrt{500} \text{$$ Extra work can be done here, but clearly indicate with problem you are solving. $$\frac{N_{out}}{N_{5}} = \frac{N_{1}n}{N_{5}} \left( \frac{iin}{N_{1}n} \right) \left( \frac{N_{aut}}{Jin} \right) \\ = \frac{100 k}{100 k} \left( 100 \left( \frac{100 k}{100 k + 1.5 k} \right) \right) \left( 100 \left( 10 k | 1100 k \right) \right) \\ = \left( 0.0099 \right) \left( 98.5 22 \right) \left( 909.090 \right) \\ = 886,786.67 V/V$$ $$N_{out} = 1 nV \left( \frac{N_{out}}{N_{5}} \right) \\ N_{out} = 886.8 V$$ Pulling all the concepts together for a useful purpose: **10)** (50-points) Given the following amplifier circuit, (a) Identify the configuration of each stage (example - common \_\_\_\_\_). (b) What is the AC voltage gain, $v_{out}/v_{in}$ ? You may assume all capacitors have infinite capacitance and all inductors have infinite inductance. Additionally consider the circuit to be operated at low frequencies where you can neglect all small signal capacitances. Grading will be based as such: part a=5 points, part b=18 points for DC solution (gate, source and drain voltages along with drain currents), 12 points for the conversion to the small signal model and 15 points for small signal analysis. **SHOW ALL WORK TO GET CREDIT!!!!!** Use the following parameters (note that K, $V_T$ and $\lambda$ vary with transistor type): ``` For NMOS Depletion Transistors: K_n'=1 uA/V^2 V_T = -1.0V \lambda = 0.1 \text{ V}^{-1} Length (L)=1 um Width (W)=100 um For NMOS Enhancement Transistors: K_n'=50 \text{ uA/V}^2 \text{ V}_T=+1.0\text{V} \lambda = 0.0 \text{ V}^{-1} Length (L)=1 um Width (W)=10 \text{ um} For PMOS Depletion Transistors: K_p'=40 \text{ uA/V}^2 V_T=+3.0V λ=0.0 V<sup>-1</sup> Length (L)=10 um Width (W)=10 \text{ um} For PMOS Enhancement Transistors: ``` Width (W)=10 um $K_p'=50 \text{ uA/V}^2$ $V_T=-1.75V$ $\lambda=0.1 \text{ V}^{-1}$ Length (L)=10 um Extra work can be done here, but clearly indicate with problem you are solving. $\frac{DC \quad Solution:}{M1: \quad I_{05} = 150 \text{ mA}} = \frac{1}{2} \left(\frac{1}{100}\right) \left(\frac{1}{100}\right) \left(\frac{1}{100}\right) \left(\frac{1}{100}\right)^2 \left(1 + \lambda V_{05}\right)$ $V_6 = -12\left(\frac{R_3}{R_2+R_2}\right) = -9V$ Vs = -12 + 150 MA (20H) = -9V $V_{S} = -12 + 150 \text{ m}$ $V_{GS} = 0$ $V_{GS} = 0$ $V_{GS} = 150 \text{ mA} = (50 \text{ mA/V}^{2}) (-1)^{2} (1 + 0.1 \text{ Vos})$ $V_{GS} = 20 \text{ V} > (V_{GS} - V_{T})$ $V_{GS} = 20 \text{ V} > (V_{GS} - V_{T})$ $V_{GS} = 20 \text{ V} = 0.1 \text{ Vos}$ VOI = VG2 = -12V + (150MA) 20K + VOS. W 3; $V_{62} = V_{6} - V_{5} = 11V - (I_{052} R_{8}) + 12V$ $V_{652} = V_{6} - V_{5} = 11V - (I_{052} R_{8}) + 12V$ $V_{652} = 23 - R_{8}I_{052}$ $-12V + I_{052}R_{8} + V_{052} + I_{052}R_{7} = 15V$ (2) Vosa = 27v - Iosa (R8+R7) $Ios_{2} = \frac{1}{2} \left( \frac{W}{L} \right) \left( \frac{1}{23} - Ios_{2}R_{8} \right) - \frac{1}{10} \left( \frac{1}{10} + \frac{1}{10}Vos_{2} \right)^{2}$ $Ios_{3} = \left( \frac{1}{250} \frac{1}{10} \right) \left( \frac{1}{22} - Ios_{2}R_{8} \right)^{2}$ $= \left( \frac{1}{250} \frac{1}{10} \frac{1}{10} \right) \left( \frac{1}{10} \frac{1}{10} - \frac{1}{10} \frac{1}{10} \frac{1}{10} \right)$ $= \left( \frac{1}{10} \frac{1}{10} \frac{1}{10} \right) \left( \frac{1}{10} \frac{1}{10} - \frac{1}{10} \frac{1}{10} \frac{1}{10} \right)$ = ( ") (484 - 9.68e6 Iosz + 4.84 e10 Ins2) 1.21e7 (Ios) - 2421 Iosa + 0.121 = 0 IOSa = 97.16 uA or 102.9 uA or 0,362 < VT => not possible Extra work can be done here, but clearly indicate with problem you are solving. Conversion to Small signal Mode! Resource $$N_a$$ at $N_{in}$ $= \frac{1}{15} \frac{1}{15}$ $$\frac{\binom{75}{77}(0.4997)(-\frac{60}{69.86})(68.86)}{Av = -28.78 \, v/v}$$