## **Modeling Multi Output Filtering Effects in PCMOS**

Anshul Singh<sup>‡†\*</sup>, Arindam Basu<sup>†</sup>, Keck-Voon Ling<sup>†\*</sup> and Vincent J. Mooney III<sup>†\*§§</sup> <sup>†</sup>International Institute of Information Technology, Hyderabad, India <sup>†</sup>School of EEE, Nanyang Technological University (NTU), Singapore <sup>\*</sup>NTU-Rice Institute of Sustainable and Applied Infodynamics (ISAID), NTU, Singapore <sup>§</sup>School of Computer Engineering, NTU, Singapore <sup>§</sup>School of ECE, Georgia Institute of Technology, Georgia, USA



# **2011** International Symposium on **VLSI** Design, Automation and Test

#### Abstract:

• To quickly and accurately predict the error-rates of noise based Probabilistic CMOS (PCMOS) Circuits.

• Cascade Math Model [4,5] predicts the error-rates of cascaded blocks of circuits if the error-rates of unique blocks are known.

• Previously, two stage model [6] was used for obtaining error-rates of unique circuit elements (blocks).

•The results from the two stage model work well for linear circuits like Ripple Carry Adder, Carry-Select Adder, etc., but do not work properly for two dimensional circuits like Wallace Tree Multiplier.

• We observe different filtering effects for different paths in a circuit because different paths present different delays.

•The two stage model [6] does not account for different filtering effects for different paths in a circuit.

• In this paper, we present a new model – Three Stage Model – which accounts for different filtering for different paths.

• We show that using the proposed three stage model, the cascade math model can accurately predict the errorrates of a Wallace Tree Multiplier.

### A New Model for Characterizing PCEs (Three Stage Model)



#### **Characterization Procedure for PCEs**



#### **Probabilistic Full**



A Probabilistic Full Adder used in a Probabilistic Wallace Tree Multiplier



Full Adder of a Wallace Tree Multiplier for Cascade Math Model [4,5]

#### Three Stage Models of Unique Full Adders in a Wallace Tree Multiplier



Wallace Tree Multiplier



Cascade Structure of a 4x4 Wallace Tree Multiplier

#### Simulation Results



4x4 Wallace Tree Multiplier Error-Rates





#### Three Stage Models of Full Adders of a Wallace Tree Multiplier

#### References

[1] Palem, "Energy aware computing through probabilistic switching: a study of limits," IEEE Transactions on Computers, vol. 54, no. 9, pp. 1123-1137, 2005.

[2] George et al., "Probabilistic arithmetic and energy efficient embedded signal processing," Proceedings of CASES 2006, pp. 158-168, 2006.
[3] Lau et al., "A general mathematical model of probabilistic ripple-carry adders," DATE, 8-12 Mar 10, Dresden, Germany, pp. 1100-1105.

[3] Lau et al., "Error rate prediction for probabilistic circuits with more general structures", SASIMI2010, 18-19 October, 2010, Taipei, Taiwan, pp. 220-225.

[5] Bhanu et al., " A more precise model of noise based PCMOS errors," Proceedings of 2010 DELTA, pp. 99-102.