# **GEORGIA INSTITUTE OF TECHNOLOGY** School of Electrical and Computer Engineering

ECE 4430A ANALOG INTEGRATED CIRCUITS FALL 2003

INSTRUCTOR: Dr. Gabriel A. Rincón-Mora

Office: Van Leer, Room E-296-D Office phone: (404) 385-2768

E-mail: rincon-mora@ece.gatech.edu

Assistant: Margaret H. Boehme (Ph: (404) 894-2973)

E-mail: marge.boehme@ece.gatech.edu

TIME & LOCATION: Monday/Wednesday/Friday: 3:05 – 3:55 p.m., Van Leer: C-241

OFFICE HOURS W/ GRAs: Thursday: 10:00 a.m. – 12:00 p.m. in Van Leer VL-308

Friday: 1:00 - 3:00 p.m. in Van Leer VL-308

TEXT: Analysis and Design of Analog Integrated Circuits, 4th Edition,

by P.R. Gray, P.J. Hurst, S.H. Lewis, and R.G. Meyer, John Wiley

& Sons, Inc., New York, 2001, ISBN 0-471-32168-0.

PREREQUISITE: ECE 3050

REFERENCES: Some general purpose reference book describing SPICE and/or

PSpice is strongly recommended. One such reference is available

through the URL supplement for the course.

PSPICE: The educational version of PSpice for the PC is free and can be

downloaded from:

http://www.cadencepcb.com/products/downloads/PSpicestudent/default.asp

URL SUPPLEMENT: http://users.ece.gatech.edu/rincon-mora/classes/resources.htm

# **COURSE OBJECTIVES**

ECE 4430 introduces the principles of analog design using integrated circuit (IC) technologies. The class prepares the student for work in the analog integrated design industry while simultaneously providing a solid background for further coursework in analog circuits and systems. The course will build upon the fundamental concepts of microelectronic (semiconductor) materials, devices, and circuits introduced in Microelectronic Circuits (ECE-3040) and Analog Electronics (ECE-3050), which form the foundation for IC and very large scale integration (VLSI) design. Generally, IC modeling, IC fabrication, and analysis/design/test of analog building blocks will be covered in this class, from amplifiers to voltage references and voltage regulators. Intuitive understanding and real-life applications will be emphasized throughout the course.

#### **EVALUATION**

## **Course Grade Composition**

| Three 1-hour tests during the semester | 60% |
|----------------------------------------|-----|
| Homework problems                      | 10% |
| Final Examination                      | 25% |
| Professionalism                        | 5%  |

The professionalism portion of your grade will basically depend on your adherence to the course policies outlined in this document as well as the ethical standards of the school and Georgia Tech at large. Your course grade will be evaluated on the basis of your performance relative to the rest of the class and upon what I consider to be good, passable, and unsatisfactory work.

## **Important Dates:**

| First day of classes      | August 18, 2003 (Monday)    |
|---------------------------|-----------------------------|
| Official Holiday          | September 1, 2003 (Monday)  |
| Last day to drop a course | September 26, 2003 (Friday) |

Fall Recess October 13-14, 2003 (Monday and Tuesday)
Thanksgiving Recess November 27-28, 2003 (Thursday and Friday)

Last day of classes December 5, 2003 (Friday)

#### **Tentative Test Dates**

1<sup>st</sup> Test September 19, 2003 (Friday) 2<sup>nd</sup> Test October 22, 2003 (Wednesday) 3<sup>rd</sup> Test November 26, 2003 (Wednesday)

Final Exam December 8, 2003 (Monday: 8 – 10:50 a.m.)

All tests will be closed textbook and notes. The bell will mark both the beginning and the end of the exam. Everybody must remain seated with their pencils down when the time period ends until otherwise instructed. All work must stop by the onset of the closing bell. "Make-up" tests are discouraged; in no case will a "make-up" test be given unless you have obtained approval from the instructor prior to the announced time of the test. Test grades become final one week after they are returned. If a question arises within a week, a note is to be placed on the front of the exam to indicate and explain the concern. I will then review the whole exam, for the issue in question and other possible grading errors —good or bad—, and return it within a week. Calculators cannot be used in the programmable mode during the tests or the final exam.

<u>Reading Assignments</u>: Motivated students will have read the sections recommended in the Syllabus, depending on which topic we are covering at the time, prior to attending class. Additional reading and handouts may be assigned in class. Reviewing the examples included in the text is excellent preparation for the tests and homework, as well as the links provided through the webpage for prior course material -homework and exams-.

<u>Homework Problems</u>: Homework problems are assigned for grading and as a study guide. Mature students will recognize the value of the homework as a guide for reinforcing class and text topics and as a potential source of test questions. Collaboration between students is allowed, and encouraged. However, the homework solution to be turned in must be unique. If two

solutions are identical, one score will be assigned and it will be shared among the students with identical solutions (e.g., if two identical solutions earned 8 out of 8 points each, both students will earn a total of 8 points, 4 each). Late homework will be accepted with a 20% per day late penalty (including weekends) until the graded assignment is returned in class. Homework should be collected within one week of being graded. I will provide assistance concerning the solution to these and other problems in direct proportion to the written efforts you demonstrate for your own attempts toward the solution.

<u>Final Examination</u>: A final exam will be required of all students, including degree candidates.

Attendance: Strongly encouraged. Each student is responsible for all assignments, announcements, and material covered in each class. I will start and end class as close to the ringing of the school bell as possible. The other members of the class and I will appreciate and expect your punctual arrival.

Smoking, eating, and drinking: Prohibited in the classroom by ECE School rules.

#### **ACADEMIC HONESTY**

Cheating and other forms of academic dishonesty are on the rise nationally. Georgia Tech has specific rules regarding academic misconduct as well as an Academic Honor Code, which are described on the web at <a href="http://www.deanofstudents.gatech.edu/Policy/code1.html">http://www.deanofstudents.gatech.edu/Policy/code1.html</a>. Your role as a Georgia Tech student requires you to know and follow these rules. My role as your instructor requires that I evaluate each student individually and as fairly as humanly possible. I will not tolerate academic dishonesty in this class. I expect your cooperation in reporting any suspicious act relating to academic misconduct. As such, I will follow the guidelines, which states that I should "report (all) instances of academic dishonesty to the Office of the Dean of Students".

#### **SPECIAL CIRCUMSTANCES**

If a student has a disability that may require special accommodations, please make an appointment with the ADAPTS office (<a href="http://www.adapts.gatech.edu/">http://www.adapts.gatech.edu/</a>) to discuss any special needs as well as schedule an appointment with me.

#### **HOMEWORK GUIDELINES**

The following guidelines are to be followed so that your written homework can be evaluated as accurately and as easily as possible.

- Use a cover sheet on which you clearly print your full name, the date, the course number, and the homework assignment number.
- Number each problem at a position on the page where the number will not be covered by a staple. Label each part of the problem with the complete number –number and section, e.g., 3(a), 4(b), etc.–.
- Clearly label the circuit diagrams with all the pertinent voltages and currents.
- The methods you used to obtain the numerical values must be clear from your solution. Numerical answers must contain proper dimensional units wherever appropriate.
- If you must submit out-of-order work, clearly indicate this at the appropriate point in your work, and state where the continuation work can be found. For example, suppose you accidentally omit part (c) from Problem 1 when you first write up your solutions. You may

later add part 1(c), out of order, if you clearly indicate at the end of part 1(b) where part 1(c) can be found.

- Clearly mark all answers by putting a box around them.
- If you do not complete a problem, or any part of a problem, write the word "end" at the point where you stopped, and underline it. This word will indicate that the answer will not be found elsewhere in your paper.

The following extra items are required on homework problems that demand SPICE simulations:

- A circuit diagram with SPICE nodes labeled, numbered or named.
- The input control file or files you used to generate your SPICE results.
- Edited and highlighted SPICE results which support your numerical results. SPICE results that are unedited and not annotated will not be graded.

# **TENTATIVE COURSE TOPICS**

| Topic                                                   | Text                       |
|---------------------------------------------------------|----------------------------|
| Introduction                                            | -                          |
| Review of Large-/Small-Signal Models                    | -                          |
| Review of Feedback Concepts & Frequency Response        | -                          |
| Depletion Region of a pn Junction                       | 1.2                        |
| BJT Large-Signal Behavior in the Forward Active Region  | 1.3.1, 1.3.2               |
| BJT Large-Signal Behavior in Other Regions of Operation | 1.3.3, 1.3.4, 1.3.5        |
| BJT Small-Signal Models                                 | 1.4.1, 1.4.3, 1.4.4, 1.4.5 |
| Frequency Dependent Small-Signal BJT Model              | 1.4.2, 1.4.6, 1.4.7, 1.4.8 |
| MOSFET Large-Signal Model - Part I                      | 1.5.1, 1.5.2, 1.5.3        |
| MOSFET Small-Signal Model                               | 1.6                        |
| MOSFET Large-Signal Model – Part II                     | 1.7                        |
| Weak Inversion Operation for MOSFETS                    | 1.8                        |
| Integrated Circuit Technology                           | 2.2                        |
| Bipolar Technology                                      | 2.4, 2.5                   |
| Passive Components in Bipolar Integrated Circuits       | 2.6, 2.7                   |
| CMOS Technology                                         | 2.8                        |
| CMOS Technology – Compatible Devices                    | 2.9                        |
| BiCMOS Technology                                       | 2.11                       |
| Physical Aspects of Integrated Circuits                 | -                          |
| Basic Single-Transistor Amplifiers                      | 3.1, 3.2, 3.3              |
| Two-Transistor BJT Amplifiers                           | 3.4                        |

| Two-Transistor MOS Amplifiers              | 3.4                 |
|--------------------------------------------|---------------------|
| BJT Differential Amplifiers                | 3.5                 |
| MOSFET Differential Amplifiers             | 3.5                 |
| Device Mismatch in Differential Amplifiers | 3.6                 |
| Simple and Cascode Current Sinks/Sources   | 4.1, 4.2            |
| High Performance Current Sinks/Sources     | 4.1, 4.2            |
| Simple Current Mirrors                     | 4.2.2, 4.2.3        |
| High Performance Current Mirrors           | 4.2.4, 4.2.5, 4.2.6 |
| Inverting Active Load Amplifiers           | 4.3.1-4.3.4         |
| MOSFET Differential Amplifiers             | 4.3.5               |
| BJT Differential Amplifiers                | 4.3.5               |
| Modifications to Differential Amplifiers   | 4.3.5               |
| Current References                         | A4.2                |
| Supply Independent Voltage References      | A4.4.2              |
| Temperature Independent References         | 4.4.3               |
| Bandgap Voltage Reference                  | 4.4.3               |
| Improved Bandgap References                | 4.4.3               |
| Introduction to Op Amps                    | 6.1, 6.2            |
| Compensation of Op Amps-I                  | 9.2, 9.3, 9.4       |
| Compensation of Op Amps-II                 | 9.2, 9.3, 9.4       |
| Simple MOS Op Amps                         | 6.4, 6.8            |
| Simple BJT Op Amps                         | 6.8                 |
| MOSFET Op Amp Design                       | 6.5                 |