NAME:

# **GEORGIA INSTITUTE OF TECHNOLOGY** School of Electrical and Computer Engineering

ECE 4430 Fall 2002 Third Exam November 27, 2002 Closed Book and Notes

General Instructions:

- 1. Write on one side of the paper. (1 Pt.)
- 2. Put answers to all questions in the spaces provided on the test. (1 Pt.)
- 3. Show all work for full credit on questions requiring calculations. No credit will be given for answers alone, without supporting work.
- 4. Problems and questions are weighted as indicated. The maximum score is 100 points.
- 5. If you need more paper (provided in class), remove the staple from the exam and, when finished, arrange the test in order. Place the extra pages with supporting work in the test behind the page where the problem appears and indicate accordingly. Staple the entire test together so that there are no loose pages. (1 Pt.)

TEST SCORE: \_\_\_\_\_ / 100

I certify that I have neither given nor received any assistance while taking this test from anyone.

(Signature) (1 Pt.)

□ Place a check mark in the box if you observed any suspicious actions while taking this test.

Formula Sheet: Equations/Constants that you may, or may not, need are listed below:

$$\begin{split} &K' = 50 \ \mu A/V^2 \ (\text{unless otherwise stated in the problem}) \\ &K_n = K'W/L \\ &\lambda = 0.01 \ V^{-1} \ (\text{unless otherwise stated in the problem}) \\ &V_{TO} = 0.7 \ V \ (\text{unless otherwise stated in the problem}) \\ &\gamma = 0.5 \ V^{1/2} \ (\text{unless otherwise stated in the problem}) \\ &2\phi_F = 0.6 \ V \ (\text{unless otherwise stated in the problem}) \\ &I_{D-Triode} = (K_n/2) \ [2(V_{GS} - V_{TN})V_{DS} - V_{DS}^2] \\ &I_{D-Sat} = (K_n/2) \ (V_{GS} - V_{TN})^2 \ (1 + \lambda V_{DS}) \\ &V_{TN} = V_{TO} + \gamma \ [\text{sqrt}(2\phi_F - V_{BS}) - \text{sqrt}(2\phi_F)] \\ &r_{o-MOS} \approx 1 \ / \ (\lambda I_{DS}) \\ &g_{m-MOS} = \text{sqrt}[2I_{DS}K_n] \\ &V_{ds-sat} = \text{sqrt}(2I_{DS}/K_n) \\ &g_{mb-MOS} = \eta g_{m-MOS} \\ &\eta = \gamma \div 2 \ \text{sqrt}(2\phi_F - V_{BS}) \end{split}$$

 $V_{t} = kT/q \approx 26 \text{ mV and } I_{S} = 1E-15 \text{ A (unless otherwise stated in the problem)}$  $I_{Diode} = I_{S} [exp(V_{D}/V_{t}) - 1]$  $C_{j} = \frac{C_{j0}}{\left(1 - \frac{v_{D}}{\psi_{0}}\right)^{m}} \rightarrow 0.33 \le m \le 0.5$ 

$$\begin{split} V_A &= 100 \ V \ (\text{unless otherwise stated in the problem}) \\ \beta_F &= 50 \ (\text{unless otherwise stated in the problem}) \\ I_{CE} &= I_S \ [\exp(V_{BE}/V_t) - 1] \ [1 + V_{CE}/V_A] \\ r_{o\text{-NPN}} &= V_A \ / \ I_{CE} \\ g_{\text{m-NPN}} &= I_{CE}/V_t \end{split}$$

 $CMRR = |A_{dm}| / |A_{cm}|$ 

 $Z_{\text{miller-in}} = Z / (1 - k)$  $Z_{\text{miller-out}} = Z k / (k - 1)$ 

### Current Source/Sink Mirrors - Part A (34 Points)

- 1. An ideal current mirror has <u>*high / low*</u> output resistance. (2 pts)
- 2. An ideal current mirror has <u>*high / low*</u> input resistance. (2 pts)

3. Using the figure shown below and assuming that the collector-emitter resistance  $(r_0)$  of bipolar transistors is equivalent to the largest possible drain-source resistance  $(r_{ds})$  of MOS devices  $(r_{o_cce} \approx r_{ds_max} \rightarrow V_A \approx 1/\lambda_{min})$  and the overdrive  $(V_{DS_sat})$  of all MOSFETs is roughly 0.3V, answer the following questions.



a) Why was MNA added to Circuit A?

(4 pts)

b) What is the purpose of MNC and the resistor in Circuit C? (4 pts)

(4 pts)



d) Which circuit has the lowest output V<sub>min</sub> (lowest output voltage possible for which the circuit still operates properly)? (4 pts)

e) Which circuit mirrors the current most accurately ( $I_{in} = I_{out}$  -no systematic errors-) and why?

(4 pts)

f) Which circuit has the worst accuracy (with respect to systematic errors only) and why?

(4 pts)

5

4. Derive the output resistance ( $R_{out}$ ) of the circuit illustrated below as a function of small-signal parameters  $r_{o1}$ ,  $r_{\pi 1}$ ,  $g_{m1}$ ,  $r_{ds2}$ ,  $g_{m2}$ ,  $r_{ds3}$ ,  $g_{m3}$ ,  $r_{ds4}$ ,  $g_{m4}$ , etc., and assume  $\beta$  is infinite for the NPN transistor.

$$(6 \text{ pts})$$



# Differential Amplifiers - Part B (48 Points)

Using the folded-cascode amplifier circuit shown, answer the following questions.



6. What is the value of DC voltage 
$$V_{B2}$$
 ( $V_{TP} = 1$  and  $k'_P = 20 \ \mu A/V^2$ )? (4 pts)

# 7. What is the input common-mode voltage range (ICMR) of this

circuit, as a function of constants and  $V_{\text{BE}}, V_{\text{T}}, V_{\text{DS}\_\text{sat}}, \text{and } V_{\text{CE}\_\text{min}}?$ 



8. What is the maximum output voltage swing of this circuit (output common-mode range OCMR), as

a function of constants and  $V_{\text{T}}, V_{\text{DS}\_\text{sat}},$  and  $V_{\text{CE}\_\text{min}}?$ 

 $\leq$  V<sub>o</sub>  $\leq$ 

9. Derive the differential gain to  $v_{12}$  (i.e.,  $v_{12}\!/\!v_{id}),$ 

as a function of  $g_m$ ,  $r_{ds}$ ,  $r_o$ ,  $r_{\pi}$ , etc.? (6 pts)



10. Derive the gain from  $v_{12}$  to output  $v_{out}$  (i.e.,  $v_{out}/v_{12}$ ), as a function of  $g_m$ ,  $r_{ds}$ ,  $r_o$ ,  $r_{\pi}$ , etc.? (6 pts)

### References - Part C (14 Points)

- 1. An ideal voltage reference has <u>high / low</u> output resistance.(2 pts)
- 2. Ideally, the resistance between a voltage reference and the supply voltage is <u>high / low</u>. (2 pts)
- 3. Why does a bootstrapped reference require a start-up circuit?



4. Given base-emitter ( $V_{BE} \rightarrow V_{ref} = AV_{BE}$  or  $I_{ref} = V_{BE}/R$ ) and gate-source ( $V_{GS} \rightarrow V_{ref} = AV_{GS}$  or  $I_{ref} = V_{GS}/R$ ) voltage derived reference circuits, the *base-emitter / gate-source* derived reference circuits have lower sensitivity to the supply voltage. Explain your answer below. (6 pts)

(4 pts)

#### Part A.

1. High

2. Low

- 3.a. To eliminate base-current errors
- 3.b. To bias QN2 with a low  $V_{CE} \rightarrow$  To decrease the output  $V_{min}$  of the circuit

3.c. To increase the output resistance of the current mirror circuit

3.d. A

- 3.e. B  $\rightarrow$  There are no Early voltage errors (V<sub>CE1</sub> = V<sub>CE2</sub>) and no base-current errors (I<sub>CN1</sub> = I<sub>in</sub>)
- 3.f. C  $\rightarrow$  Base-current errors exist as well as Early voltage effects (V<sub>CE1</sub>  $\neq$  V<sub>CE2</sub>)

4. 
$$R_{out} = (I_t - g_{m2}v_{gs2})r_{ds2} / I_t = (I_t - g_{m2}[v_g - v_s])r_{ds2} / I_t$$
  
 $v_g - v_s = -v_s (g_{m3}r_{ds3} + 1) = -I_t r_{o_ce} (g_{m3}r_{ds3} + 1)$   
 $\Rightarrow R_{out} = (I_t + g_{m2}[I_t r_{o_ce} (g_{m3}r_{ds3} + 1)])r_{ds2} / I_t$   
 $= [1 + g_{m2}r_{o_ce} (g_{m3}r_{ds3} + 1)]r_{ds2}$ 



### Part B.

- 1. To reduce base-current errors in the QNB1, QNB11, QNB2 current mirror
- 2. To increase the output resistance of current sink MNB11, QNB11
- 3.  $I_{EE} = I_{C_QNB11} = I_{C_QNB1} \approx 10 \ \mu A \ (QNB1,QNB11 \ is a 1-to-1 \ current \ mirror)$
- 4.  $I_{12} = 1.5 I_{D_MPB1} = 15 \mu A$  (MPB1, MP12 is a 1-to-1.5 current mirror)

5. 
$$I_{21} = I_{12} - I_{EE}/2 = 10 \ \mu A$$

6.  $V_{B2} = V_{DD} - I_{C_QNB2} R_{PB2} - V_{SG_MPB2} = 10 - (10\mu)(10k) - V_{TP} - V_{ON_MPB2}$ 

= 
$$10 - 0.1 - 1 - \sqrt{\frac{2I}{K'_P(W/L)}}$$
 =  $8.9 - 1 = 7.9$  V

7.  $V_{CE_{QNB11}} + V_{DS_{MNB11}} + V_{BE_{QN12}} \le V_{icm} \le V_{DD} - V_{SD_{MP12}} - V_{CE_{QN12}} + V_{BE_{QN12}}$ 

where  $V_{CE_QNB11} = V_{BE_QNB1} + V_{BE_QNB}$ 

$$V_{DS\_sat} + 3V_{BE} \le V_{icm} \le 10 - V_{SD\_sat} - V_{CE\_min} + V_{BE}$$

8. 
$$V_{CE_QN22} \le V_O \le V_{DD} - V_{SD_MP12} - V_{SD_MP22}$$
 where  $V_{SD_MP22} \approx I_{C_QNB2} R_{PB2}$ 

 $V_{CE\_min} \leq V_O \leq 10 - I_{C\_QNB2} \; R_{PB2} - V_{SD\_min} = 10 - 0.1 - V_{SD\_min} = 8.9 - V_{SD\_min}$ 

### 9. Since the emitters of QN11 and QN12 are ac-ground with a differential input signal

→ common-emitter gain configuration  $v_{12} = (v_{id}/2)(-g_{m_QN12})(r_{o_QN12}//r_{sd_MP12}//[1/g_{m_MP22}]) \approx (v_{id}/2)(-g_{m_QN12})(1/g_{m_MP22})$   $v_{12}/v_{id} = -g_{m_QN12}/(2g_{m_MP22})$ 

10. Common-gate gain configuration  $\rightarrow v_{out} \approx v_{12} g_{m_MP22} r_{o_QN22}$  or  $v_{out}/v_{12} \approx g_{m_MP22} r_{o_QN22}$ (the resistance seen into the drain of MP22 is assumed to be much larger than  $r_{o_QN22}$  –cascoded resistance  $\rightarrow$  source-degenerated circuit–)

### Part C.

1. Low

2. High

3. Bootstrapped references have two or more possible states of operation (e.g., on and off states). Consequently, a start-up circuit is necessary to ensure the circuit operates in the desired state.

4. Base-emitter  $\rightarrow$  An exponentially larger change in current is required to alter V<sub>BE</sub> whereas

MOSFETs require a square-law change to alter  $V_{GS} \rightarrow$  lower output resistance.